Part Number Hot Search : 
F2119P WKNDFN10 010LF EP3101 80204 Y100009 4805D MA8910
Product Description
Full Text Search
 

To Download LTC4210-3IS6TRMPBF Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 ltc4210-3/ltc4210-4 421034fa applicatio s u descriptio u features typical applicatio u the ltc 4210-3/ltc4210-4 is a 6-pin sot-23 hot swap tm controller that allows a board to be safely inserted andremoved from a live backplane. an internal high side switch driver controls the gate of an external n-channel mosfet for a supply voltage ranging from 2.7v to 7v. the ltc4210 provides the initial timing cycle and allows the gate to be ramped up at an adjustable rate. the ltc4210 features a fast current limit loop providing active current limiting together with a circuit breaker timer. the signal at the on pin turns the part on and off and is also used for the reset function. the ltc4210-3 retries on overcurrent fault and the ltc4210-4 latches off on an overcurrent fault. allows safe board insertion and removalfrom a live backplane adjustable analog current limitwith circuit breaker fast response limits peak fault current automatic retry or latch off on current fault adjustable supply voltage power-up rate high side drive for external mosfet switch controls supply voltages from 2.7v to 7v undervoltage lockout adjustable overvoltage protection low profile (1mm) sot-23 (thinsot tm ) package hot board insertion electronic circuit breaker industrial high side switch/circuit breaker hot swap controller in 6-lead sot-23 package single channel 5v hot swap controller power-up sequence + v cc sense ltc4210-3 470 f v out 5v4a gnd 4210 ta01 100 ? gate gnd timer on short long v in 5v gnd longz1: isma10a or smaj10a 10k 20k 10 ? r sense 0.01 ? pcb edge connector (male) q1 si4410dy z1optional 100 ? 0.22 f 0.1 f 0.01 f backplane connector (female) 4210 ta02 10ms/div i out (0.5a/div) v out (5v/div) v on (2v/div)v timer (1v/div) c load = 470 f , lt, ltc and ltm are registered trademarks of linear technology corporation. thinsot and hot swap are trademarks of linear technology corporation. all other trademarks are the property of their respective owners. downloaded from: http:///
2 ltc4210-3/ltc4210-4 421034fa (note 1) supply voltage (v cc ) ............................................... 17v input voltage (sense, timer) .. 0.3v to (v cc + 0.3v) input voltage (on) ..................................... ?.3v to 17v output voltage (gate) ........ internally limited (note 3) operating temperature range ltc4210-3c/ltc4210-4c ....................... 0 c to 70 c ltc4210-3i/ltc4210-4i .................... 40 c to 85 c storage temperature range ................. 65 c to 150 c lead temperature (soldering, 10 sec).................. 300 c absolute axi u rati gs w ww u package/order i for atio uu w order part number ltc4210-3cs6ltc4210-4cs6 ltc4210-3is6 ltc4210-4is6 t jmax = 125 c, ja = 230 c/ w timer 1 gnd 2 on 3 6 v cc 5 sense4 gate top view s6 package 6-lead plastic tsot-23 s6 part marking ltcpjltcpm ltcpk ltcpn symbol parameter conditions min typ max units v cc supply voltage 2.7 7.0 v i cc v cc supply current 0.75 3.5 ma v lkor v cc undervoltage lockout release v cc rising 2.2 2.5 2.65 v v lkohyst v cc undervoltage lockout hysteresis 100 mv i inon on pin input current ?0 0 10 a i insense sense pin input current v sense = v cc ?0 5 10 a v cb circuit breaker trip voltage v cb = (v cc ?v sense ) 44 50 56 mv i gateup gate pin pull-up current v gate = 0v ? 10 ?5 a i gatedn gate pin pull-down current v timer = 1.5v, v gate = 3v or 25 ma v on = 0v, v gate = 3v or v cc ?v sense = 100mv, v gate = 3v ? v gate external n-channel gate drive v gate ?v cc , v cc = 2.7v 4.0 6.5 8 v v gate ?v cc , v cc = 3v 4.5 7.5 10 v v gate ?v cc , v cc = 3.3v 5.0 8.5 9.7 v v gate ?v cc , v cc = 5v 5.0 7.0 8.0 v v gate gate pin voltage v cc = 2.7v 6.7 9.2 10.7 v v cc = 3.0v 7.5 10.5 13.0 v v cc = 3.3v 8.3 11.8 13.0 v v cc = 5.0v 10.0 12.0 13.0 v i timerup timer pin pull-up current initial cycle, v timer = 1v ? ? 8.5 a during current fault condition, v timer = 1v 25 60 100 a i timerdn timer pin pull-down current after current fault disappears, v timer = 1v 2 3.5 a under normal conditions, v timer = 1v 100 a v timer timer pin threshold high threshold, timer rising 1.22 1.3 1.38 v low threshold, timer falling 0.15 0.2 0.25 v v tmrhyst timer low threshold hysteresis 100 mv v on on pin threshold on threshold, on rising 1.22 1.3 1.38 v v onhyst on pin threshold hysteresis 80 mv the denotes specifications which apply over the full operating temperature range, otherwise specifications are t a = 25 c. v cc = 5v, unless otherwise noted. (note 2) electrical characteristics consult factory for parts specified with wider operating temperature ranges. order options tape and reel: add #tr lead free: add #pbf lead free tape and reel: add #trpbflead free part marking: http://www.linear.com/leadfree/ downloaded from: http:///
3 ltc4210-3/ltc4210-4 421034fa symbol parameter conditions min typ max units t off(tmrhigh) turn-off time (timer rise to gate fall) v timer = 0v to 2v step, v cc = v on = 5v 1 s t off(onlow) turn-off time (on fall to gate fall) v on = 5v to 0v step, v cc = 5v 30 s t off(vcclow) turn-off time (v cc fall to ic reset) v cc = 5v to 2v step, v on = 5v 30 s the denotes specifications which apply over the full operating temperature range, otherwise specifications are t a = 25 c. v cc = 5v, unless otherwise noted. (note 2) electrical characteristics note 3: an internal zener clamped the gate pin to a typical voltage of 12v. external overdrive of the gate pin beyond the internal zener voltagemay damage the device. without a limiting resistor, the gate capacitance must be <0.15 f at maximum v cc . typical perfor a ce characteristics uw supply current vs supply voltage supply current vs temperature undervoltage lockout thresholdvs temperature v gate vs supply voltage v gate vs temperature i gateup vs supply voltage note 1: stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. exposure to any absolutemaximum rating condition for extended periods may affect device reliability and lifetime. note 2: all currents into device pins are positive; all currents out of device pins are negative. all voltages are referenced to ground unless otherwisespecified. temperature ( c) ?5 undervoltage lockout threshold (v) 2.45 2.50 2.55 125 ltc4210 ?g03 2.40 2.35 2.25 ?5 25 75 ?0 150 0 50 100 2.30 2.65 2.60 v cc rising v cc falling supply voltage (v) 2.5 0.0 supply current (ma) 0.2 0.6 0.8 1.0 2.01.4 3.5 4.5 5.0 7.0 ltc4210 ?g01 0.4 1.6 1.81.2 3.0 4.0 5.5 6.0 6.5 t a = 25 c v s = 5v temperature ( c) ?5 0.0 supply current (ma) 0.2 0.6 0.8 1.0 2.01.4 ?5 25 50 150 ltc4210 ?g02 0.4 1.6 1.81.2 ?0 0 75 100 125 v cc = 5v v cc = 3v supply voltage (v) 2.5 6 v gate (v) 7 9 10 11 1613 3.5 4.5 5.0 7.0 ltc4210 ?g04 8 14 1512 3.0 4.0 5.5 6.0 6.5 temperature ( c) ?5 6 v gate (v) 7 9 10 11 1613 ?5 25 50 150 ltc4210 ?g05 8 14 1512 ?0 0 75 100 125 v cc = 5v v cc = 3v supply voltage (v) 2.5 i gateup ( a) ?0.0 ?.5 ?.0 6.5 ltc4210 ?g06 ?0.5 ?1 ?2.0 3.5 4.5 5.5 3.0 7.0 4.0 5.0 6.0 ?1.5 ?.0 ?.5 ta = 25 c downloaded from: http:///
4 ltc4210-3/ltc4210-4 421034fa typical perfor a ce characteristics uw i timerup (in initial cycle) vs supply voltage i timerup (during circuit breaker delay) vs supply voltage i timerup (during circuit breaker delay) vs temperature i timerdn (in cool-off cycle) vs supply voltage i timerup (in initial cycle) vs temperature i timerdn (in cool-off cycle) vs temperature i gateup vs temperature ? v gate vs supply voltage ? v gate vs temperature temperature ( c) ?5 i gateup ( a) ?0.0 ?.5 ?.0 125 ltc4210 ?g07 ?0.5 ?1 ?2.0 ?5 25 75 ?0 150 0 50 100 ?1.5 ?.0 ?.5 v cc = 3v v cc = 5v supply voltage (v) 2.5 2 ? v gate (v) 3 5 6 7 12 9 3.5 4.5 5.0 7.0 ltc4210 ?g08 4 10 11 8 3.0 4.0 5.5 6.0 6.5 temperature ( c) ?5 2 ? v gate (v) 3 5 6 7 12 9 ?5 25 50 150 ltc4210 ?g09 4 10 11 8 ?0 0 75 100 125 v cc = 5v v cc = 3v supply voltage (v) 2.5 ?0 i timerup ( a) ? ? ? ? 0 ? 3.5 4.5 5.0 7.0 ltc4210 ?g10 ? ? ?? 3.0 4.0 5.5 6.0 6.5 ta = 25 c temperature ( c) ?5 ?0 i timerup ( a) ? ? ? ? 0 ? ?5 25 50 150 ltc4210 ?g11 ? ? ?? ?0 0 75 100 125 v cc = 5v supply voltage (v) ?5 i timerup ( a) ?0 ?0 ?0 125 ltc4210 ?g13 ?0 ?0 ?00 ?5 25 75 ?0 150 0 50 100 ?0 ?0 ?0 v cc = 5v supply voltage (v) 2.5 i timerup ( a) ?0 ?0 ?0 6.5 ltc4210 ?g12 ?0 ?0 ?00 3.5 4.5 5.5 3.0 7.0 4.0 5.0 6.0 ?0 ?0 ?0 ta = 25 c supply voltage (v) 2.5 1.0 i timerdn ( a) 1.2 1.6 1.8 2.0 3.02.4 3.5 4.5 5.0 7.0 ltc4210 ?g14 1.4 2.6 2.82.2 3.0 4.0 5.5 6.0 6.5 ta = 25 c temperature ( c) ?5 1.0 i timerdn ( a) 1.2 1.6 1.8 2.0 3.02.4 ?5 25 50 150 ltc4210 ?g15 1.4 2.6 2.82.2 ?0 0 75 100 125 v cc = 5v downloaded from: http:///
5 ltc4210-3/ltc4210-4 421034fa typical perfor a ce characteristics uw timer low thresholdvs temperature on pin thresholdvs temperature t off(onlow) vs supply voltage on pin thresholdvs supply voltage t off(onlow) vs temperature timer high thresholdvs supply voltage timer high thresholdvs temperature timer low thresholdvs supply voltage supply voltage (v) 2.5 timer high threshold (v) 1.30 1.32 1.34 6.5 ltc4210 ?g16 1.28 1.26 1.22 3.5 4.5 5.5 3.0 7.0 4.0 5.0 6.0 1.24 1.38 1.36 ta = 25 c temperature ( c) ?5 timer high threshold (v) 1.30 1.32 1.34 125 ltc4210 ?g17 1.28 1.26 1.22 ?5 25 75 ?0 150 0 50 100 1.24 1.38 1.36 v cc = 5v supply voltage (v) 2.5 timer low threshold (v) 0.20 0.21 0.22 6.5 ltc4210 ?g18 0.19 0.18 0.16 3.5 4.5 5.5 3.0 7.0 4.0 5.0 6.0 0.17 0.24 0.23 ta = 25 c temperature ( c) ?5 timer low threshold (v) 0.20 0.21 0.22 125 ltc4210 ?g19 0.19 0.18 0.16 ?5 25 75 ?0 150 0 50 100 0.17 0.24 0.23 v cc = 5v supply voltage (v) 2.5 on pin threshold (v) 1.25 1.30 1.35 6.5 ltc4210 ?g20 1.20 1.15 1.05 3.5 4.5 5.5 3.0 7.0 4.0 5.0 6.0 1.10 1.45 1.40 ta = 25 c low threshold high threshold temperature ( c) ?5 on pin threshold (v) 1.25 1.30 1.35 125 ltc4210 ?g21 1.20 1.15 1.05 ?5 25 75 ?0 150 0 50 100 1.10 1.45 1.40 v cc = 5v low threshold high threshold supply voltage (v) 2.5 0 t off, onlow ( s) 5 15 20 25 5035 3.5 4.5 5.0 7.0 ltc4210 ?g22 10 40 4530 3.0 4.0 5.5 6.0 6.5 ta = 25 c temperature ( c) ?5 0 t off, onlow ( s) 5 15 20 25 5035 ?5 25 50 150 ltc4210 ?g23 10 40 4530 ?0 0 75 100 125 v cc = 5v v cc = 3v downloaded from: http:///
6 ltc4210-3/ltc4210-4 421034fa v cb vs supply voltage typical perfor a ce characteristics uw v cb vs temperature uu u pi fu ctio s timer (pin 1): timer input pin. an external capacitor c timer sets a 272.9ms/ f initial timing delay and a 21.7ms/ f circuit breaker delay. the gate pin turns off whenever the timer pin is pulled beyond the comp2 threshold,such as for overvoltage detection with an external zener. gnd (pin 2): ground pin. on (pin 3): on input pin. the on pin comparator has a low-to-high threshold of 1.3v with 80mv hysteresis and aglitch filter. when the on pin is low, the ltc4210 is reset. when the on pin goes high, the gate turns on after the initial timing cycle. gate (pin 4): gate output pin. this pin is the high side gate drive of an external n-channel mosfet. an internalcharge pump provides a 10 a pull-up current with zener clamps to v cc and ground. in overload, the error amplifier (ea) controls the external mosfet to maintain a constantload current. an external r-c compensation network should be connected to this pin for current limit loop stability. sense (pin 5): current limit sense input pin. a sense resistor between the v cc and sense pins sets the analog current limit. in overload, the ea controls the externalmosfet gate to maintain the sense pin voltage at 50mv below v cc . when the ea is maintaining current limit, the timer circuit breaker mode is activated. the current limitloop/circuit breaker mode can be disabled by connecting the sense pin to the v cc pin. v cc (pin 6): positive supply input pin. the operating supply voltage range is between 2.7v to 7v. an undervolt-age lockout (uvlo) circuit with a glitch filter resets the ltc4210 when a low supply voltage is detected. supply voltage (v) 2.5 v cb (mv) 50 52 54 6.5 ltc4210 ?g24 48 46 42 3.5 4.5 5.5 3.0 7.0 4.0 5.0 6.0 44 58 56 ta = 25 c temperature ( c) ?5 v cb (mv) 50 52 54 125 ltc4210 ?g25 48 46 42 ?5 25 75 ?0 150 0 50 100 44 58 56 v cc = 5v downloaded from: http:///
7 ltc4210-3/ltc4210-4 421034fa block diagra w + + + + 6 comp1 current limit initial down/normal cool off initial up/latch off 0.2v 60 a 1.3v + comp2 comp3 1.3v on 5 a timer 3 gnd 100 a 2 a glitch filter shutdown m5 gate 4210 bd uvlo v cc sense 50mv ea 5 charge pump 10 a z112v z226v 4 1 2 logic glitch filter 4k hot circuit insertionwhen circuit boards are inserted into live backplanes, the supply bypass capacitors can draw large transient cur- rents from the backplane power bus as they charge. such transient currents can cause permanent damage to con- nector pins, glitches on the system supply or reset other boards in the system. the ltc4210 is designed to turn a printed circuit board? supply voltage on and off in a controlled manner, allow- ing the circuit board to be safely inserted into or removed from a live backplane. the ltc4210 can reside either on the backplane or on the daughter board for hot circuit insertion applications. overviewthe ltc4210-3/ltc4210-4 is designed to operate over a range of supplies from 2.7v to 7v. upon insertion, an undervoltage lockout circuit determines if sufficient sup- ply voltage is present. when the on pin goes high an initial timing cycle assures that the board is fully seated in the backplane before the mosfet is turned on. a single timer capacitor sets the periods for all of the timer functions. after the initial timing cycle the ltc4210 can either start up in current limit or with a lower load current. once the external mosfet is fully enhanced and the supply has ramped up, the ltc4210 monitors the load current through an external sense resistor. overcurrent faults are actively limited to 50mv/r sense for a specified circuit breaker timer limit. the ltc4210-3 will automatically retry after acurrent limit fault while the ltc4210-4 latches off. the ltc4210-3 timer function limits the retry duty cycle to 3.8% for mosfet cooling. applicatio s i for atio wu uu downloaded from: http:///
8 ltc4210-3/ltc4210-4 421034fa undervoltage lockoutan internal undervoltage lockout (uvlo) circuit resets the ltc4210 if the v cc supply is too low for normal operation. the uvlo has a low-to-high threshold of 2.5v, a 100mvhysteresis and a high-to-low glitch filter of 30 s. above 2.5v supply voltage, the ltc4210 will start if the on pinconditions are met. a short supply dip below 2.4v for less than 30 s is ignored to allow for bus supply transients. on functionthe on pin is the input to a comparator which has a low- to-high threshold of 1.3v, an 80mv hysteresis and a high- to-low glitch filter of 30 s. a low input on the on pin resets the ltc4210 timer status and turns off the externalmosfet by pulling the gate pin to ground. a low-to-high transition on the on pin starts an initial cycle followed by a start-up cycle. a 10k pull-up resistor connecting the on pin to the supply is recommended. the 10k resistor shunts any potential static charge on the backplane and reduces the overvoltage stress at the on pin during live insertion. alternatively, an external resistor divider at the on pin can be used to program an undervoltage lockout value higher than the internal uvlo circuit. an rc filter can be added at the on pin to increase the delay time at card insertion if the internal glitch filter delay is insufficient. gate function during hot insertion of the pcb, an abrupt application of supply voltage charges the external mosfet drain/gate capacitance. this can cause an unwanted gate voltage spike. an internal proprietary circuit holds gate low before the internal circuitry wakes up. this reduces the mosfet current surges substantially at insertion. the gate pin is held low in reset mode and during the initial timing cycle. in the start-up cycle the gate pin is pulled up by a 10 a current source. during an overcurrent fault condition, the error amplifier servoes the gate pin tomaintain a constant current to the load until the circuit breaker trips. when the circuit breaker trips, the gate pin shuts down abruptly. current limit circuit breaker functionthe ltc4210 features a current limiting circuit breaker instead of a traditional comparator circuit breaker. when there is a sudden load current surge, such as a low impedance fault, the bus supply voltage can drop signifi- cantly to a point where the power to an adjacent card is affected, causing system malfunctions. the ltc4210 fast response error amplifier (ea) instantly limits current by reducing the external mosfet gate pin voltage. this minimizes the bus supply voltage drop and permits power budgeting and fault isolation without affecting neighbor- ing cards. a compensation circuit should be connected to the gate pin for current limit loop stability. sense resistor consideration the nominal fault current limit is determined by a sense resistor connected between v cc and the sense pin as given by equation 1. i v r mv r limit nom cb nom sense nom sense () () () ( == 50 n nom) (1) the power rating of the sense resistor should be rated atthe fault current level. for proper circuit breaker operation, kelvin-sense pcb connections between the sense resistor and the ltc4210 v cc and sense pins are strongly recommended. the drawing in figure 1 illustrates the connections betweenthe ltc4210 and the sense resistor. pcb layout should be balanced and symmetrical to minimize wiring errors. in addition, the pcb layout for the sense resistor should include good thermal management techniques for optimal sense resistor power dissipation. applicatio s i for atio wu uu sense resistor current flow to load track width w: 0.03" per amp on 1 oz copper w to v cc to sense 4210 f01 current flow to load figure 1. making pcb connections to the sense resistor downloaded from: http:///
9 ltc4210-3/ltc4210-4 421034fa applicatio s i for atio wu uu calculating current limitfor a selected r sense , the nominal load current is given by equation 1. the minimum load current is given byequation 2: i v r mv r limit min cb min sense max sense () () () ( == 44 m max) (2) where rr r sense max sense tol () =+ ? ? ? ? ? ? 1 100 the maximum load current is given by equation 3: i v r mv r limit max cb max sense min sense () () () ( == 56 m min) (3) where rr r sense min sense tol () = ? ? ? ? ? ? 1 100 if a 7 m ? sense resistor with 1% tolerance is used for current limiting, the nominal current limit is 7.14a.from equations 2 and 3, i limit(min) = 6.22a and i limit(max) = 8.08a. for proper operation, the minimum current limit must exceed the circuit maximum operat-ing load current with margin. the sense resistor power rating must exceed v cb(max) 2 /r sense(min) . frequency compensationa compensation circuit should be connected to the gate pin for current limit loop stability. method 1 the simplest frequency compensation network consists of r c and c c (figure 2a). the total gate capacitance is: c gate = c iss + c c (4) generally, the compensation value in figure 2a is suffi-cient for a pair of input wires less than a foot in length. applications with longer input wires may require the r c or c c value to be increased for better fault transient perfor- mance. for a pair of three foot input wires, users can start with c c = 47nf and r c = 100 ? . despite the wire length, the general rule for ac stability required is c c 8nf and r c 1k ? . method 2the compensation network in figure 2b is similar to the circuitry used in method 1 but with an additional gate resistor r g . the r g resistor helps to minimize high frequency parasitic oscillations frequently associated withthe power mosfet. in some applications, the user may find that r g helps in short-circuit transient recovery as well. however, too large of an r g value will slow down the turn-off time. the recommended r g range is between 5 ? and 500 ? . r g limits the current flow into the gate pin? internal zener clamp during transient events. the recom-mended r c and c c values are the same as method 1. the parasitic compensation capacitor c p is required when 0.2 f < load capacitance c l < 9 f, otherwise it is optional. parasitic mosfet oscillationthere are two possible parasitic oscillations when the mosfet operates as a source follower when ramping at figure 2. frequency compensation q1 si4410dy v cc sense r sense 0.007 ? r g 200 ? c p ** 2.2nf v in 12v v out 65 4 r c 100 ? c c 10nf 4210 f02 gate ltc4210* (2b) method 2 c l + *additional details omitted for clarity **use c p if 0.2 f < c l < 9 f, otherwise not required v cc sense r sense 0.007 ? q1 si4410dy v in 5v *add i omi t **use oth e 65 c l 4 r c 100 ? c c 10nf gate ltc4210* (2a) method 1 v out + downloaded from: http:///
10 ltc4210-3/ltc4210-4 421034fa applicatio s i for atio wu uu power-up or during current limiting. the first type of oscil-lation occurs at high frequencies, typically above 1mhz. this high frequency oscillation is easily damped with r g as mentioned in method 2.the second type of oscillation occurs at frequencies between 200khz and 800khz due to the load capacitance being between 0.2 f and 9 f, the presence of r g and r c resistance, the absence of a drain bypass capacitor, acombination of bus wiring inductance and bus supply output impedance. there are several ways to prevent this second type of oscillation. the simplest way is to avoid load capacitance below 10 f, the second choice is connect- ing an external c p > 1.5nf. whichever method of compensation is used, board levelshort-circuit testing is highly recommended as board layout can affect transient performance. beside frequency compensation, the total gate capacitance c gate also determines the gate start-up as in equation 6. the c gate should be kept below 0.15 f at high supply operation as the capacitive energy ( 0.5 ?c gate ?v gate 2 ) is discharged by the ltc4210 internal pull-down transistor. this pre-vents the internal pull-down transistor from overheating when the gate turns off and/or is serving during current limiting. timer functionthe timer pin handles several key functions with an external capacitor, c timer . there are two comparator thresholds: comp1 (0.2v) and comp2 (1.3v). the fourtiming current sources are: 5 a pull-up 60 a pull-up 2 a pull-down 100 a pull-down the 100 a is a nonideal current source approximating a 7k resistor below 0.4v.initial timing cycle when the card is being inserted into the bus connector, the long pins mate first which brings up the supply v in at time point 1 of figure 3. the ltc4210 is in reset mode as the on pin is low. gate is pulled low and the timer pin is pulledlow with a 100 a source. at time point 2, the short pin makes contact and on is pulled high. at this instant, astart-up check requires that the supply voltage be above uvlo, the on pin be above 1.3v and the timer pin voltage be less than 0.2v. when these three conditions are ful- filled, the initial cycle begins and the timer pin is pulled high with 5 a. at time point 3, the timer reaches the comp2 threshold and the first portion of the initial cycleends. the 100 a current source then pulls down the timer pin until it reaches 0.2v at time point 4. the initialcycle delay (time point 2 to time point 4) is related to c timer by equation: t initial 272.9 ?c timer ms/ f (5) when the initial cycle terminates, a start-up cycle isactivated and the gate pin ramps high. the timer pin continues to be pulled down towards ground. start-up cycle without current limit the gate is released with a 10 a pull-up at time point 4 of figure 3. at time point 5, gate reaches the externalmosfet threshold v th and v out starts to follow the 1 >2.5v comp2 100 a 10 a v in v on v gate reset mode v out v timer 23 4 5 6 7 comp1 4210 f03 5 a initial cycle start-up cycle normal cycle dischargeby load v th >1.3v figure 3. normal operating sequence downloaded from: http:///
11 ltc4210-3/ltc4210-4 421034fa applicatio s i for atio wu uu gate ramp up. if the r sense current is below the current limit, the gate ramps at a constant rate of: ? ? = v t i c gate gate gate (6) where c gate is the total capacitance at the gate pin. the current through r sense can be divided into two components; i cload due to the total load capacitance (c load ) and i load due to the noncapacitive load elements. the capacitive load typically dominates.for a successful start-up without current limit, i rsense < i limit : i rsense = i cload + i load < i limit ic v t ii rsense load out load limit = ? ? ? ? ? ? ? ? +< (7) due to the voltage follower configuration, the v out ramp rate approximately tracks v gate : ? ? = ? ? = v t i c v t i c out cload load gate gate gate (8) at time point 6, v out is approximately v in but gate ramp- up continues until it reaches a maximum voltage. thismaximum voltage is determined either by the charge pump or the internal clamp. start-up cycle with current limit if the duration of the current limit is brief during start-up (figure 4) and it did not last beyond the circuit breaker function time out, the gate behaves the same as in start- up without current limit except for the time interval be- tween time point 5a and time point 5b. the servo amplifier limits i rsense by decreasing the i gate current (<10 a). ii mv r rsense limit sense == 50 equations 7 and 8 are applicable but with a lower gate andv out ramp rate. gate start-up timethe start-up time without current limit is given by: tc vv i tc v startup gate th in gate startup gate = + = t th gate gate in gate i c v i + v timer v gate v out i rsense v on v in >2.5v 12 345 5a 5b6 7 reset mode initial cycle start-up cycle normal cycle 5 a 100 a comp1 10 a 10 a 60 a 100 a dischargeby load regulated at 50mv/r sense v th comp2 2 a <10 a 4210 f04 >1.3v figure 4. operating sequence withcurrent limiting at start-up cycle (9) (10) during current limiting, the second term in equation 10 ispartly modified from c gate ?v in /i gate to c load v in /i cload . the start-up time is now given by: tc v i c v i c startup gate th gate load in cload ga =+ = t te th gate load in rsense load v i c v ii + (11) for successful completion of current limit start-up cyclethere must be a net current to charge c load and the current limit duration must be less than t cbdelay . the second term in equation 11 has to fulfill equation 12. downloaded from: http:///
12 ltc4210-3/ltc4210-4 421034fa applicatio s i for atio wu uu c v ii t load in rsense load cbdelay < (12) circuit breaker timer operationwhen a current limit fault is encountered at time point a in figure 5, the circuit breaker timing is activated with a 60 a pull-up. the circuit breaker trips at time point b if the faultis still present and the timer pin voltage reaches the comp2 threshold and the ltc4210 shuts down. for a continuous fault, the circuit breaker delay is: tv c a cbdelay timer = 13 60 . (13) intermittent overloads may exceed the current limit as infigure 6, but if the duration is sufficiently short, the timer pin may not reach the comp2 threshold and the ltc4210 will not shut down. to handle this situation, the timer discharges with 2 a whenever (v cc ?sense) voltage is below the 50mv limit and the timer voltage is betweenthe comp1 and comp2 thresholds. when the timer voltage falls below the comp1 threshold, the timer pin is discharged with an equivalent 7k resistor (normal mode, 100 a source) when (v cc ?sense) voltage is below the 50mv limit. if the timer pin does not drop below thecomp1 threshold, any intermittent overload with an ag- gregate duty cycle of more than 3.8% will eventually trip the circuit breaker. figure 7 shows the circuit breaker response time in seconds normalized to 1 f. the asym- metric charging and discharging of timer is a fair gaugeof mosfet heating. t c sf vf ad a timer (/ ) . = () 13 1 60 2 (14) when the circuit breaker trips, the gate pin is pulled low.the timer enters latchoff mode with a 5 a pull-up for the ltc4210-4 (latched-off version), while an autoretry ?ool-off?cycle begins with a 2 a pull-down for the ltc4210-3 (autoretry version). an autoretry cool-off delay of theltc4210-3 between comp2 and comp1 thresholds takes: tv c a cooloff timer = 11 2 . (15) overload duty cycle, d (%) 10 normalized response time (s/ f) 30 1 4210 f07 0.01 0.1 20 100 90 80 70 60 50 40 0 (s/ f) = t c timer 1.3v ?1 f 60 a ?d ?2 a figure 7. circuit breaker timer responsefor intermittent overload a1 b1 a2 b2 a3 b3 ~50mv/r sense 60 a circuit breakertrips comp1 4210 f06 comp2 i load v timer v gate 2 a cb fault cb fault cb fault 2 a latched off (5 a pull-up) or retry (2 a pull-down) 60 a 60 a 10 a 10 a figure 6. mulitple intermittent overcurrent conditon v timer normal mode fault mode 100 a comp1 circuit breakertrips latched off (5 a pull-up) or retry (2 a pull-down) comp2 ab 60 a 4210 f05 figure 5. a continuous fault timing downloaded from: http:///
13 ltc4210-3/ltc4210-4 421034fa applicatio s i for atio wu uu latch-off after current fault (ltc4210-4)figure 9 shows the waveforms of the ltc4210-4 (latch-off version) during a circuit breaker fault. at time point b, the timer trips the comp2 threshold. the gate pin pulls to ground while the timer pin is latched high by a 5 a pull- up. the timer pin eventually reaches the soft-clampedvoltage (v clamp ) of 2.3v. to clear the latchoff mode, the user can either pull the timer pin to below 0.2v externallyor cycle the on pin low for more than 30 s. autoretry after current fault (ltc4210-3)figure 8 shows the waveforms of the ltc4210-3 (autoretry version) during a circuit breaker fault. at time point b1, the timer trips the comp2 threshold of 1.3v. the gate pin pulls to ground while timer begins a ?ool-off?cycle with a 2 a pull-down to the comp1 threshold of 0.2v. at time point c1, the timer pin pulls down with approximately a7k resistor to ground and a gate start-up cycle is initiated. if the fault persists, the fault autoretry duty cycle is approximately 3.8%. pulling the on pin low for more than 30 s will stop the autoretry function and put the ltc4210 in reset mode. figure 8. automatic retry after overcurrent fault a1 v timer v gate v out i load 4210 f08 b1 c1 a2 b2 comp2comp1 cb fault cb fault normal mode cool off cycle cool off cycle 60 a 100 a 2 a 2 a 60 a regulating at 50mv/r sense normal mode/external timer controlwhenever the timer pin voltage drops below the comp1 threshold, but is not in reset mode, the timer enters normal (100 a source) mode with an equivalent 7k resis- tive pull-down. table 1 shows the relationship of t initial , t cbdelay , t cooloff vs c timer . if the timer pin is pulled beyond the comp2 threshold,the gate pin is pulled to ground immediately. this allows the timer pin to be used for overvoltage detection, see figure 11. externally forcing the timer pin below the comp1 thresh-old will reset the timer to normal mode. during over- voltage detection, the timer? 100 a pull-down current will continue to be on if (v cc ?sense) voltage is below 50mv. if the (v cc ?sense) voltage exceeds 50mv during the overvoltage detection, the timer current will be thesame as described for latched-off or autoretry mode. see the section overvoltage detection using timer pin for details of the application. normal mode latched off cycle cb fault 60 a v timer v gate v out i load ab c v clamp comp2comp1 0v 0v 2410 f09 regulating at 50mv/r sense figure 9. latchoff after overcurrent fault downloaded from: http:///
14 ltc4210-3/ltc4210-4 421034fa applicatio s i for atio wu uu table 1. t initial , t cbdelay , t cooloff vs c timer c timer ( f) t initial (ms) t cbdelay (ms) t cooloff (ms) 0.033 9.0 0.7 18.2 0.047 12.8 1 25.9 0.068 18.6 1.5 37.4 0.082 22.4 1.8 45.1 0.1 27.3 2.2 55 0.22 60.0 4.8 121 0.33 90.1 7.2 181.5 0.47 128.3 10.2 258.5 0.68 185.6 14.7 374 0.82 223.8 17.8 451 1 272.9 21.7 550 2.2 600.5 47.7 1210 3.3 900.7 71.5 1815 power-off cyclethe system can be reset by toggling the on pin low for more than 30 s as shown at time point 7 of figure 3. the gate pin is pulled to ground. the timer capacitor is alsodischarged to ground. c load discharges through the load. alternatively, the timer pin can be externally driven abovethe comp2 threshold to turn off the gate pin. power mosfet selection power mosfets can be classified by r dson at v gs gate drive ratings of 10v, 4.5v, 2.5v and 1.8v. use the typicalcurves ? vgate vs supply voltage and ? vgate vs tem- perature to determine whether the gate drive voltage isadequate for the selected mosfet at the operating volt- age. in addition, the selected mosfet should fulfill two v gs criteria: 1. positive v gs absolute maximum rating > ltc4210-3/ ltc4210-4 maximum ? v gate , and 2. negative v gs absolute maximum rating > supply voltage. the gate of the mosfet can discharge fasterthan v out when shutting down the mosfet with a large c load . if one of the conditions cannot be met, an external zenerclamp shown on figure 10a or figure 10b can be used. the selection of r g should be within the allowed ltc4210 package dissipation when discharging v out via the zener clamp.in addition to the mosfet gate drive rating and v gs absolute maximum rating, other criteria such as v bdss , i d(max) , r ds(on) , p d , ja , t j(max) and maximum safe operating area should also be carefully reviewed. v bdss should exceed the maximum supply voltage inclusive ofspikes and ringing. i d(max) should be greater than the current limit, i limit . r ds(on) determines the mosfet v ds which together with v cb yields an error in the v out voltage. at 2.7v supply voltage, the total of v ds + v cb of 0.1v yields 3.7% v out error. the maximum power dissipated in the mosfet isi limit 2 ?r ds(on) and this should be less than the maxi- mum power dissipation, p d allowed in that package. given power dissipation, the mosfet junction tempera-ture, t j can be computed from the operating temperature (t a ) and the mosfet package thermal resistance ( ja ). the operating t j should be less than the t j(max) specifi- cation. next review the short-circuit condition under maximumsupply v in(max) conditions and maximum current limit, i limit(max) during the circuit breaker time-out interval of t cbdelay with the maximum safe operating area of the mosfet. the operation during output short-circuit condi-tions must be well within the manufacturer? recom- mended safe operating region with sufficient margin. to ensure a reliable design, fault tests should be evaluated in the laboratory. v in transient protection unlike most circuits, hot swap controllers typically arenot allowed the good engineering practice of supply bypass capacitors, since controlling the surge current to bypass capacitors at plug-in is the primary motivation for the hot swap controller. although wire harness, back- plane and pcb trace inductances are usually small, these can create spikes when currents are suddenly drawn, cut- off or limited. the transient associated with the gate turn downloaded from: http:///
15 ltc4210-3/ltc4210-4 421034fa applicatio s i for atio wu uu off can be controlled with a snubber and/or transientvoltage suppressor. rc snubber networks are effective for ltc4210-3/ltc4210-4 applications. the choice of rc is usually determined experimentally. the value of the snubber capacitor is usually chosen between 10 to 100 times the mosfet c oss . the value of the snubber resistor is typically between 3 ? to 100 ? . a snubber network is normally sufficient to protect against transient voltages.however, when input wires are long or emi beads exist in the wire harness, a transient suppressor should be used in conjuction with the snubber to clip off voltage spikes and reduce ringing. in many cases, a simple short-circuit test can be performed to determine the need of thetransient voltage suppressor. overvoltage detection using the timer pinfigure 11 shows a supply side overvoltage detection circuit. a zener diode, a diode and comp2 threshold sets the overvoltage threshold. resistor r b biases the zener diode voltage. diode d1 blocks forward current in thezener during start-up or output short-circuit. r timer with c timer sets the overload noise filter. related parts 1.50 ?1.75 (note 4) 2.80 bsc 0.30 ?0.45 6 plcs (note 3) datum ? 0.09 ?0.20 (note 3) s6 tsot-23 0302 2.90 bsc (note 4) 0.95 bsc 1.90 bsc 0.80 ?0.90 1.00 max 0.01 ?0.10 0.20 bsc 0.30 ?0.50 ref pin one id note:1. dimensions are in millimeters 2. drawing not to scale 3. dimensions are inclusive of plating 4. dimensions are exclusive of mold flash and metal burr 5. mold flash shall not exceed 0.254mm 6. jedec package reference is mo-193 3.85 max 0.62 max 0.95 ref recommended solder pad layout per ipc calculator 1.4 min 2.62 ref 1.22 ref s6 package 6-lead plastic tsot-23 (reference ltc dwg # 05-08-1636) downloaded from: http:///
16 ltc4210-3/ltc4210-4 421034fa lt 1106 rev a printed in usa ? linear technology corporation 2006 linear technology corporation 1630 mccarthy blvd., milpitas, ca 95035-7417 (408) 432-1900 fax: (408) 434-0507 www.linear.com related parts part number description comments ltc1421 two channel, hot swap controller operates from 3v to 12v and supports 12v ltc1422 single channel, hot swap controller in so-8 operates from 2.7v to 12v, reset output lt1640al/lt1640ah negative voltage hot swap controller in so-8 operates from ?0v to ?0v ltc1642 single channel, hot swap controller overvoltage protection to 33v, foldback current limiting ltc1643al/ltc1643ah pci hot swap controller 3.3v, 5v, internal fets for 12v ltc1647 dual channel, hot swap controller operates from 2.7v to 16.5v, separate on pins for sequencing ltc4211 single channel, hot swap controller 2.5v to 16.5v, multifunction current control ltc4230 triple channel, hot swap controller 1.7v to 16.5v, multifunction current control ltc4251 48v hot swap controller in sot-23 floating supply, three-level current limiting ltc4252 48v hot swap controller in msop floating supply, power good, three-level current limiting ltc4253 48v hot swap controller with triple supply sequencing floating supply, three-level current limiting typical applicatio u d1* q1 gate (10a) (10b) r sense v out r g 200 ? v cc d2* d1* q1 gate r sense v out r g 200 ? *user selected voltage clamp(a low bias current zener diode is recommended) 1n4688 (5v) v cc figure 10. gate protection zener clamp figure 11. supply side overvoltage protection + v cc sense ltc4210-3 6 31 2 5 c load 470 f v out 5v4a gnd 4210 f11 4 r4100 ? gate gnd timer on short long v in 5v gnd long r on2 10k r on1 20k r x 10 ? r sense 0.01 ? pcb edge connector (male) q1 si4410dy z1 r timer 18 ? r g 100 ? c timer 0.22 f c x 0.1 f c c 10nf z2 d11n4148 backplane connector (female) r b 10k z1: smaj10a z2: bzx84c6v2 applicatio s i for atio wu uu downloaded from: http:///


▲Up To Search▲   

 
Price & Availability of LTC4210-3IS6TRMPBF

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X